Logotipo do repositório
 

Publicação:
Synthesis and Optimization of Majority Expressions through a Mathematical Model

dc.contributor.authorFerraz, Evandro C. [UNESP]
dc.contributor.authorJose, V. O. Junior [UNESP]
dc.contributor.authorGrout, Ian
dc.contributor.authorSilva, Alexandre C. R. da [UNESP]
dc.contributor.authorIEEE
dc.contributor.institutionUniversidade Estadual Paulista (Unesp)
dc.contributor.institutionUniv Limerick
dc.date.accessioned2021-06-25T12:40:37Z
dc.date.available2021-06-25T12:40:37Z
dc.date.issued2020-01-01
dc.description.abstractIn this paper, the 3MS (Majority Math Model Solver) algorithm is proposed for use in the optimization of majority logic circuits. The new proposed algorithm receives a sequence of binary numbers as input, representing truth tables with a minimum of 3 and a maximum of 8 variables, and returns an optimized majority function that covers the same minterms. Key in this approach is the formulation of constraints that encode a majority logic problem into a mathematical optimization problem. The resulting set of constraints is then applied to an optimization solver and the results are translated into the output majority function. As cost criteria the minimization of levels is prioritized, followed by the minimization of gates, inverters and gate inputs. The 3MS algorithm was evaluated based on a comparison with the state-of-the-art exact synthesis for majorityof-three networks, which considers the number of levels and gates as cost criteria. Since the 3MS considers two additional cost criterias, the goal of the algorithm is to generate functions that are also exact in relation to the number of levels and gates, but uses fewer inverters and gate inputs. Simulation studies have shown that the 3MS is able to further improve 79% of all 77,292 compared functions, and achieves equal results for the remaining 21%.en
dc.description.affiliationUniv Estadual Paulista, FEIS, Dept Elect Engn, Ilha Solteira, Brazil
dc.description.affiliationUniv Limerick, Dept Elect & Comp Engn, Limerick, Ireland
dc.description.affiliationUnespUniv Estadual Paulista, FEIS, Dept Elect Engn, Ilha Solteira, Brazil
dc.description.sponsorshipCoordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES)
dc.description.sponsorshipIdCAPES: 001
dc.format.extent6
dc.identifier.citation33rd Symposium On Integrated Circuits And Systems Design (sbcci 2020). New York: Ieee, 6 p., 2020.
dc.identifier.urihttp://hdl.handle.net/11449/210130
dc.identifier.wosWOS:000629184200014
dc.language.isoeng
dc.publisherIeee
dc.relation.ispartof33rd Symposium On Integrated Circuits And Systems Design (sbcci 2020)
dc.sourceWeb of Science
dc.subjectmajority logic
dc.subjectprimitive functions
dc.subjectlogic synthesis
dc.subjectoptimization solver
dc.subjectmathematical model
dc.titleSynthesis and Optimization of Majority Expressions through a Mathematical Modelen
dc.typeTrabalho apresentado em evento
dcterms.licensehttp://www.ieee.org/publications_standards/publications/rights/rights_policies.html
dcterms.rightsHolderIeee
dspace.entity.typePublication
unesp.departmentEngenharia Elétrica - FEISpt

Arquivos