Publicação: Back gate bias influence on SOI Omega-gate nanowire down to 10 nm width
dc.contributor.author | Almeida, L. M. | |
dc.contributor.author | Agopian, P. G. D. [UNESP] | |
dc.contributor.author | Martino, J. A. | |
dc.contributor.author | Barraud, S. | |
dc.contributor.author | Vinet, M. | |
dc.contributor.author | Faynot, O. | |
dc.contributor.author | IEEE | |
dc.contributor.institution | Universidade de São Paulo (USP) | |
dc.contributor.institution | Universidade Estadual Paulista (Unesp) | |
dc.contributor.institution | CEA | |
dc.contributor.institution | Univ Grenoble Alpes | |
dc.date.accessioned | 2018-11-26T15:38:00Z | |
dc.date.available | 2018-11-26T15:38:00Z | |
dc.date.issued | 2016-01-01 | |
dc.description.abstract | We investigate for the first time the influence of the back gate bias (V-B) in the main digital and analog parameters on Silicon-On-Insulator (SOI) omega-gate nanowire devices down to 10 nm width (W). For wider channel, it was observed that for high negative V-B the subthreshold swing (SS) and DIBL are decreased due to the better channel confinement while the intrinsic voltage gain is almost insensitive in all studied devices. For omega-gate nanowire of 10 nm width, no relevant influence was observed in both digital and analog parameters, once that for 11 nm height and rounded structure it is working effectively like a gate all around structure. | en |
dc.description.affiliation | Univ Sao Paulo, LSI PSI USP, Sao Paulo, Brazil | |
dc.description.affiliation | Univ Estadual Paulista, UNESP, Sao Joao Da Boa Vista, Brazil | |
dc.description.affiliation | CEA, LETI, Minatec Campus, F-38054 Grenoble, France | |
dc.description.affiliation | Univ Grenoble Alpes, F-38054 Grenoble, France | |
dc.description.affiliationUnesp | Univ Estadual Paulista, UNESP, Sao Joao Da Boa Vista, Brazil | |
dc.description.sponsorship | Conselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq) | |
dc.description.sponsorship | Coordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES) | |
dc.description.sponsorship | Fundação de Amparo à Pesquisa do Estado de São Paulo (FAPESP) | |
dc.format.extent | 3 | |
dc.identifier.citation | 2016 Ieee Soi-3d-subthreshold Microelectronics Technology Unified Conference (s3s). New York: Ieee, 3 p., 2016. | |
dc.identifier.lattes | 0496909595465696 | |
dc.identifier.orcid | 0000-0002-0886-7798 | |
dc.identifier.uri | http://hdl.handle.net/11449/159329 | |
dc.identifier.wos | WOS:000392693000024 | |
dc.language.iso | eng | |
dc.publisher | Ieee | |
dc.relation.ispartof | 2016 Ieee Soi-3d-subthreshold Microelectronics Technology Unified Conference (s3s) | |
dc.rights.accessRights | Acesso aberto | pt |
dc.source | Web of Science | |
dc.subject | SOI | |
dc.subject | Omega-Gate | |
dc.subject | Nanowire | |
dc.subject | Back gate | |
dc.title | Back gate bias influence on SOI Omega-gate nanowire down to 10 nm width | en |
dc.type | Trabalho apresentado em evento | pt |
dcterms.license | http://www.ieee.org/publications_standards/publications/rights/rights_policies.html | |
dcterms.rightsHolder | Ieee | |
dspace.entity.type | Publication | |
unesp.author.lattes | 0496909595465696[2] | |
unesp.author.orcid | 0000-0002-0886-7798[2] | |
unesp.campus | Universidade Estadual Paulista (UNESP), Faculdade de Engenharia, São João da Boa Vista | pt |