Zero Temperature Coefficient behavior for advanced MOSFETs
Author
Date
2017-07-31Type
Conference paper
Access rights
Open access 

Metadata
Show full item recordAbstract
In this work the Zero Temperature Coefficient (ZTC) is investigated experimentally using state-of-the-art industrial technologies like Ultra-Thin Body and Buried Oxide (UTBB) and triple-gate FinFETs (irradiated and/or strained devices), both fabricated on Silicon On Insulator (SOI) wafers. A simple analytical model to analyze the behavior of the gate-source voltage at the Zero Temperature Coefficient point (VZTC) is validated for these advanced devices. Although simple, the model predictions have shown good agreement with the experimental results and can be useful for low-power low-voltage analog circuit designers, where biasing at/near the ZTC point should result in low thermal drift of the circuit operation.
How to cite this document
Martino, Joao et al. Zero Temperature Coefficient behavior for advanced MOSFETs. 2016 13th IEEE International Conference on Solid-State and Integrated Circuit Technology, ICSICT 2016 - Proceedings, p. 785-788. Available at: <http://hdl.handle.net/11449/170085>.
Language
English
Collections
