Silicon Nanowire Tunnel-FET Differential Amplifier Using Verilog-A Lookup Table Approach
dc.contributor.author | Nogueira, Alexandro de M. | |
dc.contributor.author | Agopian, Paula G. D. [UNESP] | |
dc.contributor.author | Martino, Joao A. | |
dc.contributor.author | IEEE | |
dc.contributor.institution | Universidade de São Paulo (USP) | |
dc.contributor.institution | Universidade Estadual Paulista (Unesp) | |
dc.date.accessioned | 2020-12-10T17:32:46Z | |
dc.date.available | 2020-12-10T17:32:46Z | |
dc.date.issued | 2019-01-01 | |
dc.description.abstract | Electrical characterization of a silicon nanowire Tunnel Field Effect Transistor (TFET) is used to construct a lookup table in order to model and simulate analog circuit through Verilog-A approach. The performance of a differential amplifier with current mirror load is evaluated using the TFET lookup table model and the TSMC 130 nm CMOS process design kit. Both circuits are evaluated in two different bias, with the TFET circuit presenting 20 dB higher voltage gain and power consumption of at least three orders of magnitude smaller than CMOS technology. All the simulations were realized with Cadence Spectre software. | en |
dc.description.affiliation | Univ Sao Paulo, LSI PSI USP, Sao Paulo, Brazil | |
dc.description.affiliation | Sao Paulo State Univ, UNESP, Sao Joao Da Boa Vista, Brazil | |
dc.description.affiliationUnesp | Sao Paulo State Univ, UNESP, Sao Joao Da Boa Vista, Brazil | |
dc.description.sponsorship | Fundação de Amparo à Pesquisa do Estado de São Paulo (FAPESP) | |
dc.description.sponsorship | Conselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq) | |
dc.description.sponsorship | Coordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES) | |
dc.format.extent | 4 | |
dc.identifier.citation | 2019 34th Symposium On Microelectronics Technology And Devices (sbmicro 2019). New York: Ieee, 4 p., 2019. | |
dc.identifier.uri | http://hdl.handle.net/11449/195385 | |
dc.identifier.wos | WOS:000534490900005 | |
dc.language.iso | eng | |
dc.publisher | Ieee | |
dc.relation.ispartof | 2019 34th Symposium On Microelectronics Technology And Devices (sbmicro 2019) | |
dc.source | Web of Science | |
dc.subject | TFET | |
dc.subject | nanowire | |
dc.subject | lookup table | |
dc.subject | differential amplifier | |
dc.subject | circuit simulation | |
dc.title | Silicon Nanowire Tunnel-FET Differential Amplifier Using Verilog-A Lookup Table Approach | en |
dc.type | Trabalho apresentado em evento | |
dcterms.license | http://www.ieee.org/publications_standards/publications/rights/rights_policies.html | |
dcterms.rightsHolder | Ieee |