A 2kW interleaved ZCS-FM boost rectifier digitally controlled by FPGA device

dc.contributor.authorCanesin, C. A.
dc.contributor.authorGoncalves, FAS
dc.contributor.institutionUniversidade Estadual Paulista (Unesp)
dc.date.accessioned2014-05-20T13:29:02Z
dc.date.available2014-05-20T13:29:02Z
dc.date.issued2005-01-01
dc.description.abstractThis paper presents a 2kW single-phase high power factor boost rectifier with four cells in interleave connection, operating in critical conduction mode, and employing a soft-switching technique, controlled by Field Programmable Gate Array (FPGA). The soft-switching technique Is based on zero-current-switching (ZCS) cells, providing ZC (zero-current) turn-on and ZCZV (zero-current-zero-voltage) turn-off for the active switches, and ZV (zero-voltage) turn-on and ZC (zero-current) turn-off for the boost diodes. The disadvantages related 'to reverse recovery effects of boost diodes operated in continuous conduction mode (additional losses, and electromagnetic interference (EMI) problems) are minimized, due to the operation in critical conduction mode. In addition, due to the Interleaving technique, the rectifer's features include the reduction in the input current ripple, the reduction in the output voltage ripple, the use of low stress devices, low volume for the EMI input filter, high input power factor (PF), and low total harmonic distortion (THD) In the input current, in compliance with the TEC61000-3-2 standards. The digital controller has been developed using a hardware description language (VHDL) and implemented using a XC2S200E-SpartanII-E/Xilinx FPGA device, performing a true critical conduction operation mode for four interleaved cells, and a closed-loop to provide the output voltage regulation, like as a pre-regulator rectifier. Experimental results are presented for a 2kW implemented prototype with four interleaved cells, 400V nominal output voltage and 220V(rms) nominal input voltage, in order to verify the feasibility and performance of the proposed digital control through the use of a FPGA device.en
dc.description.affiliationSão Paulo State Univ, UNESP, FEIS, Dept Elect Engn, BR-15385000 Ilha Solteira, SP, Brazil
dc.description.affiliationUnespSão Paulo State Univ, UNESP, FEIS, Dept Elect Engn, BR-15385000 Ilha Solteira, SP, Brazil
dc.format.extent513-518
dc.identifierhttp://dx.doi.org/10.1109/PESC.2005.1581673
dc.identifier.citation2005 IEEE 36th Power Electronic Specialists Conference (pesc), Vols 1-3. New York: IEEE, p. 513-518, 2005.
dc.identifier.doi10.1109/PESC.2005.1581673
dc.identifier.issn0275-9306
dc.identifier.lattes6427185658143370
dc.identifier.urihttp://hdl.handle.net/11449/9747
dc.identifier.wosWOS:000237036500081
dc.language.isoeng
dc.publisherIEEE
dc.relation.ispartof2005 IEEE 36th Power Electronic Specialists Conference (pesc), Vols 1-3
dc.relation.ispartofsjr0,100
dc.rights.accessRightsAcesso aberto
dc.sourceWeb of Science
dc.titleA 2kW interleaved ZCS-FM boost rectifier digitally controlled by FPGA deviceen
dc.typeTrabalho apresentado em evento
dcterms.licensehttp://www.ieee.org/publications_standards/publications/rights/rights_policies.html
dcterms.rightsHolderIEEE
unesp.author.lattes6427185658143370[1]
unesp.author.orcid0000-0003-3853-5994[1]
unesp.campusUniversidade Estadual Paulista (Unesp), Faculdade de Engenharia, Ilha Solteirapt
unesp.departmentEngenharia Elétrica - FEISpt

Arquivos

Licença do Pacote

Agora exibindo 1 - 1 de 1
Nenhuma Miniatura disponível
Nome:
license.txt
Tamanho:
1.71 KB
Formato:
Item-specific license agreed upon to submission
Descrição: