Logotipo do repositório
 

Publicação:
Experimental Analysis of Trade-Off Between Transistor Efficiency and Unit Gain Frequency of Nanosheet NMOSFET down to-100oC

dc.contributor.authorSilva, Vanessa C. P.
dc.contributor.authorLeal, Joao V. C.
dc.contributor.authorPerina, Welder F.
dc.contributor.authorMartino, Joao A.
dc.contributor.authorSimoen, E.
dc.contributor.authorVeloso, A.
dc.contributor.authorAgopian, Paula G. D. [UNESP]
dc.contributor.institutionUniversidade de São Paulo (USP)
dc.contributor.institutionimec
dc.contributor.institutionUniversidade Estadual Paulista (UNESP)
dc.date.accessioned2023-03-01T20:08:56Z
dc.date.available2023-03-01T20:08:56Z
dc.date.issued2022-05-23
dc.description.abstractThis work presents a trade-off analysis between transistor efficiency (gm/ID which is proportional to the intrinsic voltage gain Av) and the unit gain frequency (fT) of nanosheet (NSH) NMOS devices for temperatures from room temperature down to-100 °C. The analyses were performed experimentally as a function of the inversion coefficient (IC) in order to determine the optimal application region for optimization of both parameters. These analyses were performed with NSH NMOS for channel lengths of 28 nm, 70 nm and 200 nm. It was observed that the optimal operation point takes place in the transition between moderate and strong inversion (IC=10) for the three analyzed temperatures, where the highest value obtained for gm/ID x fT was found. In this optimum bias point the AV is 45 dB (L=200 nm) and 39 dB (L=28 nm) and fT is 9 GHz (L=200 nm) and 186 GHz (L=28nm) both for T=25 °C, which should be suitable for many applications.en
dc.description.affiliationLSI/PSI/USP University of Sao Paulo
dc.description.affiliationimec
dc.description.affiliationUNESP Sao Paulo State University
dc.description.affiliationUnespUNESP Sao Paulo State University
dc.description.sponsorshipCoordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES)
dc.description.sponsorshipConselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq)
dc.identifierhttp://dx.doi.org/10.29292/jics.v17i1.550
dc.identifier.citationJournal of Integrated Circuits and Systems, v. 17, n. 1, 2022.
dc.identifier.doi10.29292/jics.v17i1.550
dc.identifier.issn1872-0234
dc.identifier.issn1807-1953
dc.identifier.scopus2-s2.0-85132043125
dc.identifier.urihttp://hdl.handle.net/11449/240261
dc.language.isoeng
dc.relation.ispartofJournal of Integrated Circuits and Systems
dc.sourceScopus
dc.subjectanalog parameters
dc.subjectinversion coefficient
dc.subjectlow temperature
dc.subjectNanosheet transistors
dc.titleExperimental Analysis of Trade-Off Between Transistor Efficiency and Unit Gain Frequency of Nanosheet NMOSFET down to-100oCen
dc.typeArtigo
dspace.entity.typePublication

Arquivos

Coleções