n-Channel Bulk and DTMOS FinFETs: Investigation of GIDL and Gate Leakage Currents
dc.contributor.author | Magan, Caio Malingre [UNESP] | |
dc.contributor.author | Martino, Joao Antonio | |
dc.contributor.author | Simoen, Eddy | |
dc.contributor.author | Claeys, Cor | |
dc.contributor.author | Cano de Andrade, Maria Gloria [UNESP] | |
dc.contributor.author | IEEE | |
dc.contributor.institution | Universidade Estadual Paulista (Unesp) | |
dc.contributor.institution | Universidade de São Paulo (USP) | |
dc.contributor.institution | Imec | |
dc.contributor.institution | Katholieke Univ Leuven | |
dc.date.accessioned | 2018-11-26T17:16:25Z | |
dc.date.available | 2018-11-26T17:16:25Z | |
dc.date.issued | 2016-01-01 | |
dc.description.abstract | In this work GIDL (Gate Induced Drain Leakage) and Gate Leakage Currents (I-G) have been experimentally investigated for different dimensions of Bulk FinFETs with and without Dynamic Threshold MOS configuration (DTMOS) in linear and saturation regions. The results indicate that Bulk FinFETs present lower gate leakage currents than DTMOS FinFETs. In addition, an opposite I-G behavior of those devices was observed when the channel lengths change. On the other hand, for long channels FinFETs the GIDL effect is lower in devices with DTMOS configuration because the benefit of DTMOS operation becomes higher. | en |
dc.description.affiliation | UNESP Univ Estadual Paulista, Automat & Integrated Syst, Gasi, Sorocaba, Brazil | |
dc.description.affiliation | Univ Sao Paulo, LSI, PSI, Sao Paulo, Brazil | |
dc.description.affiliation | Imec, Leuven, Belgium | |
dc.description.affiliation | Katholieke Univ Leuven, EE Dept, Leuven, Belgium | |
dc.description.affiliationUnesp | UNESP Univ Estadual Paulista, Automat & Integrated Syst, Gasi, Sorocaba, Brazil | |
dc.description.sponsorship | Conselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq) | |
dc.description.sponsorship | UNESP/PROPe | |
dc.description.sponsorship | Fundação de Amparo à Pesquisa do Estado de São Paulo (FAPESP) | |
dc.description.sponsorship | Coordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES) | |
dc.description.sponsorshipId | CNPq: 447905/2014-7 | |
dc.format.extent | 4 | |
dc.identifier.citation | 2016 31st Symposium On Microelectronics Technology And Devices (sbmicro). New York: Ieee, 4 p., 2016. | |
dc.identifier.uri | http://hdl.handle.net/11449/162375 | |
dc.identifier.wos | WOS:000392469000036 | |
dc.language.iso | eng | |
dc.publisher | Ieee | |
dc.relation.ispartof | 2016 31st Symposium On Microelectronics Technology And Devices (sbmicro) | |
dc.rights.accessRights | Acesso aberto | |
dc.source | Web of Science | |
dc.subject | Bulk | |
dc.subject | DTMOS | |
dc.subject | leakage current | |
dc.subject | I-G | |
dc.subject | GIDL | |
dc.title | n-Channel Bulk and DTMOS FinFETs: Investigation of GIDL and Gate Leakage Currents | en |
dc.type | Trabalho apresentado em evento | |
dcterms.license | http://www.ieee.org/publications_standards/publications/rights/rights_policies.html | |
dcterms.rightsHolder | Ieee | |
dspace.entity.type | Publication | |
unesp.campus | Universidade Estadual Paulista (UNESP), Instituto de Ciência e Tecnologia, Sorocaba | pt |
unesp.department | Engenharia de Controle e Automação - ICTS | pt |