Logo do repositório
 

n-Channel Bulk and DTMOS FinFETs: Investigation of GIDL and Gate Leakage Currents

dc.contributor.authorMagan, Caio Malingre [UNESP]
dc.contributor.authorMartino, Joao Antonio
dc.contributor.authorSimoen, Eddy
dc.contributor.authorClaeys, Cor
dc.contributor.authorCano de Andrade, Maria Gloria [UNESP]
dc.contributor.authorIEEE
dc.contributor.institutionUniversidade Estadual Paulista (Unesp)
dc.contributor.institutionUniversidade de São Paulo (USP)
dc.contributor.institutionImec
dc.contributor.institutionKatholieke Univ Leuven
dc.date.accessioned2018-11-26T17:16:25Z
dc.date.available2018-11-26T17:16:25Z
dc.date.issued2016-01-01
dc.description.abstractIn this work GIDL (Gate Induced Drain Leakage) and Gate Leakage Currents (I-G) have been experimentally investigated for different dimensions of Bulk FinFETs with and without Dynamic Threshold MOS configuration (DTMOS) in linear and saturation regions. The results indicate that Bulk FinFETs present lower gate leakage currents than DTMOS FinFETs. In addition, an opposite I-G behavior of those devices was observed when the channel lengths change. On the other hand, for long channels FinFETs the GIDL effect is lower in devices with DTMOS configuration because the benefit of DTMOS operation becomes higher.en
dc.description.affiliationUNESP Univ Estadual Paulista, Automat & Integrated Syst, Gasi, Sorocaba, Brazil
dc.description.affiliationUniv Sao Paulo, LSI, PSI, Sao Paulo, Brazil
dc.description.affiliationImec, Leuven, Belgium
dc.description.affiliationKatholieke Univ Leuven, EE Dept, Leuven, Belgium
dc.description.affiliationUnespUNESP Univ Estadual Paulista, Automat & Integrated Syst, Gasi, Sorocaba, Brazil
dc.description.sponsorshipConselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq)
dc.description.sponsorshipUNESP/PROPe
dc.description.sponsorshipFundação de Amparo à Pesquisa do Estado de São Paulo (FAPESP)
dc.description.sponsorshipCoordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES)
dc.description.sponsorshipIdCNPq: 447905/2014-7
dc.format.extent4
dc.identifier.citation2016 31st Symposium On Microelectronics Technology And Devices (sbmicro). New York: Ieee, 4 p., 2016.
dc.identifier.urihttp://hdl.handle.net/11449/162375
dc.identifier.wosWOS:000392469000036
dc.language.isoeng
dc.publisherIeee
dc.relation.ispartof2016 31st Symposium On Microelectronics Technology And Devices (sbmicro)
dc.rights.accessRightsAcesso aberto
dc.sourceWeb of Science
dc.subjectBulk
dc.subjectDTMOS
dc.subjectleakage current
dc.subjectI-G
dc.subjectGIDL
dc.titlen-Channel Bulk and DTMOS FinFETs: Investigation of GIDL and Gate Leakage Currentsen
dc.typeTrabalho apresentado em evento
dcterms.licensehttp://www.ieee.org/publications_standards/publications/rights/rights_policies.html
dcterms.rightsHolderIeee
dspace.entity.typePublication
unesp.campusUniversidade Estadual Paulista (UNESP), Instituto de Ciência e Tecnologia, Sorocabapt
unesp.departmentEngenharia de Controle e Automação - ICTSpt

Arquivos