Logotipo do repositório
 

Publicação:
Tunnel-FET Evolution and Applications for Analog Circuits

dc.contributor.authorAgopian, Paula G. D. [UNESP]
dc.contributor.authorMartino, Joao A.
dc.contributor.authorSimoen, Eddy
dc.contributor.authorRooyackers, Rita
dc.contributor.authorClaeys, Cor
dc.contributor.institutionUniversidade Estadual Paulista (UNESP)
dc.contributor.institutionUniversidade de São Paulo (USP)
dc.contributor.institutionGhent University
dc.contributor.institutionClaRoo
dc.contributor.institutionKU Leuven
dc.date.accessioned2023-07-29T12:44:37Z
dc.date.available2023-07-29T12:44:37Z
dc.date.issued2022-10-19
dc.description.abstractIn this work different generations of field effect tunneling transistor (TFET) are evaluated through DC digital and analog figures of merits. For TFET devices the main digital figure of merit is the subthreshold slope (SS), while for analog application the intrinsic voltage gain (AV) is the most important one. For the early generations, that are based on silicon, the SS does not reach values smaller than 60mV/dec at room temper-ature, however, the AV reaches values up to 80 dB, showing to be promising for analog applications. As the TFETs were being optimized for digital applications and consequently presenting better switching performance, the intrinsic voltage gain moves in the opposite direction. This opposite trend is related to which transport mechanism is predominant for each type of device. While III-V TFETs are more dependent on Band to Band Tunneling (BTBT), silicon devices are more relying on Trap-As-sisted Tunneling (TAT). While BTBT allows for faster switch-ing, TAT is less dependent on the drain electric field, so the for-mer favors SS while the latter favors AV. Based on the good analog behavior of silicon channel TFETs, a two-stage operational transconductance amplifier (OTA) was designed with different TFET technologies and the compared results were discussed.en
dc.description.affiliationUNESP Sao Paulo State University
dc.description.affiliationLSI/PSI/USP University of Sao Paulo
dc.description.affiliationGhent University
dc.description.affiliationClaRoo
dc.description.affiliationKU Leuven
dc.description.affiliationUnespUNESP Sao Paulo State University
dc.description.sponsorshipCoordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES)
dc.description.sponsorshipConselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq)
dc.identifierhttp://dx.doi.org/10.29292/jics.v17i2.631
dc.identifier.citationJournal of Integrated Circuits and Systems, v. 17, n. 2, 2022.
dc.identifier.doi10.29292/jics.v17i2.631
dc.identifier.issn1872-0234
dc.identifier.issn1807-1953
dc.identifier.scopus2-s2.0-85145272748
dc.identifier.urihttp://hdl.handle.net/11449/246570
dc.language.isoeng
dc.relation.ispartofJournal of Integrated Circuits and Systems
dc.sourceScopus
dc.subjectdigital and analog performance
dc.subjectgeometries
dc.subjectnew materials
dc.subjectTFET
dc.titleTunnel-FET Evolution and Applications for Analog Circuitsen
dc.typeArtigo
dspace.entity.typePublication

Arquivos

Coleções