Logotipo do repositório
 

Publicação:
Trade-off analysis between gm/ID and fT of nanosheet NMOS transistors with different metal gate stack at high temperature

dc.contributor.authorSilva, Vanessa C.P.
dc.contributor.authorMartino, Joao A.
dc.contributor.authorSimoen, Eddy
dc.contributor.authorVeloso, Anabela
dc.contributor.authorAgopian, Paula G.D. [UNESP]
dc.contributor.institutionUniversidade de São Paulo (USP)
dc.contributor.institutionimec
dc.contributor.institutionUniversidade Estadual Paulista (UNESP)
dc.date.accessioned2022-04-28T19:51:21Z
dc.date.available2022-04-28T19:51:21Z
dc.date.issued2022-05-01
dc.description.abstractIn this work the gate-all-around nanosheet transistor is analyzed at high temperatures, from analog point of view. At first, the gate-all-around nanosheet (NS) behavior is compared with reported omega-gate nanowire (NW) transistors, at room temperature. It is worth noting that the nanosheets devices present a stronger electrostatic coupling between gate and channel (lower short channel effect -SCE), and higher intrinsic voltage gain, AV (better Early voltage) when compared with NW devices (60 dB for NS and 55 db for NW, with L = 200 nm). Therefore, the second part of this work focuses on the analog study only for NS transistors (with different metal gate stacks), presenting the trade-off between transistor efficiency and unit gain frequency, fT from room temperature to 200 °C. The obtained results are very promising for both gate stack transistors, where values of transistor efficiency about 37 V−1 (T = 25 °C and L = 200 nm) and fT about 260 GHz (T = 25 °C and L = 28 nm) are obtained. The optimal application point was obtained at the transition from moderate to strong inversion.en
dc.description.affiliationLSI/PSI/USP University of Sao Paulo
dc.description.affiliationimec
dc.description.affiliationUNESP Sao Paulo State University
dc.description.affiliationUnespUNESP Sao Paulo State University
dc.identifierhttp://dx.doi.org/10.1016/j.sse.2022.108267
dc.identifier.citationSolid-State Electronics, v. 191.
dc.identifier.doi10.1016/j.sse.2022.108267
dc.identifier.issn0038-1101
dc.identifier.scopus2-s2.0-85125540255
dc.identifier.urihttp://hdl.handle.net/11449/223545
dc.language.isoeng
dc.relation.ispartofSolid-State Electronics
dc.sourceScopus
dc.subjectAnalog operation
dc.subjectFT
dc.subjectHigh temperature
dc.subjectIntrinsic voltage gain
dc.subjectMOSFET
dc.subjectNanosheet (NS)
dc.subjectNanowire (NW)
dc.subjectTransistor efficiency
dc.titleTrade-off analysis between gm/ID and fT of nanosheet NMOS transistors with different metal gate stack at high temperatureen
dc.typeArtigo
dspace.entity.typePublication

Arquivos

Coleções