Publicação: Trade-off analysis between gm/ID and fT of nanosheet NMOS transistors with different metal gate stack at high temperature
dc.contributor.author | Silva, Vanessa C.P. | |
dc.contributor.author | Martino, Joao A. | |
dc.contributor.author | Simoen, Eddy | |
dc.contributor.author | Veloso, Anabela | |
dc.contributor.author | Agopian, Paula G.D. [UNESP] | |
dc.contributor.institution | Universidade de São Paulo (USP) | |
dc.contributor.institution | imec | |
dc.contributor.institution | Universidade Estadual Paulista (UNESP) | |
dc.date.accessioned | 2022-04-28T19:51:21Z | |
dc.date.available | 2022-04-28T19:51:21Z | |
dc.date.issued | 2022-05-01 | |
dc.description.abstract | In this work the gate-all-around nanosheet transistor is analyzed at high temperatures, from analog point of view. At first, the gate-all-around nanosheet (NS) behavior is compared with reported omega-gate nanowire (NW) transistors, at room temperature. It is worth noting that the nanosheets devices present a stronger electrostatic coupling between gate and channel (lower short channel effect -SCE), and higher intrinsic voltage gain, AV (better Early voltage) when compared with NW devices (60 dB for NS and 55 db for NW, with L = 200 nm). Therefore, the second part of this work focuses on the analog study only for NS transistors (with different metal gate stacks), presenting the trade-off between transistor efficiency and unit gain frequency, fT from room temperature to 200 °C. The obtained results are very promising for both gate stack transistors, where values of transistor efficiency about 37 V−1 (T = 25 °C and L = 200 nm) and fT about 260 GHz (T = 25 °C and L = 28 nm) are obtained. The optimal application point was obtained at the transition from moderate to strong inversion. | en |
dc.description.affiliation | LSI/PSI/USP University of Sao Paulo | |
dc.description.affiliation | imec | |
dc.description.affiliation | UNESP Sao Paulo State University | |
dc.description.affiliationUnesp | UNESP Sao Paulo State University | |
dc.identifier | http://dx.doi.org/10.1016/j.sse.2022.108267 | |
dc.identifier.citation | Solid-State Electronics, v. 191. | |
dc.identifier.doi | 10.1016/j.sse.2022.108267 | |
dc.identifier.issn | 0038-1101 | |
dc.identifier.scopus | 2-s2.0-85125540255 | |
dc.identifier.uri | http://hdl.handle.net/11449/223545 | |
dc.language.iso | eng | |
dc.relation.ispartof | Solid-State Electronics | |
dc.source | Scopus | |
dc.subject | Analog operation | |
dc.subject | FT | |
dc.subject | High temperature | |
dc.subject | Intrinsic voltage gain | |
dc.subject | MOSFET | |
dc.subject | Nanosheet (NS) | |
dc.subject | Nanowire (NW) | |
dc.subject | Transistor efficiency | |
dc.title | Trade-off analysis between gm/ID and fT of nanosheet NMOS transistors with different metal gate stack at high temperature | en |
dc.type | Artigo | |
dspace.entity.type | Publication |