Study of the utbbbe soi tunnel-fet working as a dual-technology transistor
Carregando...
Arquivos
Fontes externas
Fontes externas
Data
Orientador
Coorientador
Pós-graduação
Curso de graduação
Título da Revista
ISSN da Revista
Título de Volume
Editor
Tipo
Artigo
Direito de acesso
Arquivos
Fontes externas
Fontes externas
Resumo
— In this work we further investigate the operation of theBESOI (Back-Enhanced Silicon-On Insulator) Dual-Technology FET, analyzing not only its behavior as a p-type Tunnel-FET when a negative back bias is applied to the struc-ture, but also as an nMOS when a positive back bias is applied. The working principle is based on the generation of a channel of either holes or electrons by the back gate electric field, which can then be depleted through the front gate bias. TCAD device simulation was used for the proof of concept.
Descrição
Palavras-chave
Dual technology transistor, MOSFET, Reconfigurable transistor, Silicon-On-Insulator (SOI), Tunnel-FET
Idioma
Inglês
Citação
Journal of Integrated Circuits and Systems, v. 16, n. 2, 2021.




