Publicação: Back gate bias influence on SOI Ω-gate nanowire down to 10 nm width
dc.contributor.author | Almeida, L. M. | |
dc.contributor.author | Agopian, P. G.D. [UNESP] | |
dc.contributor.author | Martino, J. A. | |
dc.contributor.author | Barraud, S. | |
dc.contributor.author | Vinet, M. | |
dc.contributor.author | Faynot, O. | |
dc.contributor.institution | Universidade de São Paulo (USP) | |
dc.contributor.institution | Universidade Estadual Paulista (Unesp) | |
dc.contributor.institution | University Grenoble Alpes | |
dc.date.accessioned | 2018-12-11T16:45:49Z | |
dc.date.available | 2018-12-11T16:45:49Z | |
dc.date.issued | 2017-01-03 | |
dc.description.abstract | We investigate for the first time the influence of the back gate bias (VB) in the main digital and analog parameters on Silicon-On-Insulator (SOI) omega-gate nanowire devices down to 10 nm width (W). For wider channel, it was observed that for high negative VB the subthreshold swing (SS) and DIBL are decreased due to the better channel confinement while the intrinsic voltage gain is almost insensitive in all studied devices. For omega-gate nanowire of 10 nm width, no relevant influence was observed in both digital and analog parameters, once that for 11 nm height and rounded structure it is working effectively like a gate all around structure. | en |
dc.description.affiliation | LSI PSI USP University of Sao Paulo | |
dc.description.affiliation | UNESP - Univ. Estadual Paulista | |
dc.description.affiliation | CEA LETI Minatec Campus University Grenoble Alpes | |
dc.description.affiliationUnesp | UNESP - Univ. Estadual Paulista | |
dc.identifier | http://dx.doi.org/10.1109/S3S.2016.7804394 | |
dc.identifier.citation | 2016 SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2016. | |
dc.identifier.doi | 10.1109/S3S.2016.7804394 | |
dc.identifier.lattes | 0496909595465696 | |
dc.identifier.orcid | 0000-0002-0886-7798 | |
dc.identifier.scopus | 2-s2.0-85011281944 | |
dc.identifier.uri | http://hdl.handle.net/11449/169421 | |
dc.language.iso | eng | |
dc.relation.ispartof | 2016 SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2016 | |
dc.rights.accessRights | Acesso restrito | |
dc.source | Scopus | |
dc.subject | Back gate | |
dc.subject | Nanowire | |
dc.subject | Omega-Gate | |
dc.subject | SOI | |
dc.title | Back gate bias influence on SOI Ω-gate nanowire down to 10 nm width | en |
dc.type | Trabalho apresentado em evento | |
dspace.entity.type | Publication | |
unesp.author.lattes | 0496909595465696[2] | |
unesp.author.orcid | 0000-0002-0886-7798[2] |