Publicação:
Back gate bias influence on SOI Ω-gate nanowire down to 10 nm width

dc.contributor.authorAlmeida, L. M.
dc.contributor.authorAgopian, P. G.D. [UNESP]
dc.contributor.authorMartino, J. A.
dc.contributor.authorBarraud, S.
dc.contributor.authorVinet, M.
dc.contributor.authorFaynot, O.
dc.contributor.institutionUniversidade de São Paulo (USP)
dc.contributor.institutionUniversidade Estadual Paulista (Unesp)
dc.contributor.institutionUniversity Grenoble Alpes
dc.date.accessioned2018-12-11T16:45:49Z
dc.date.available2018-12-11T16:45:49Z
dc.date.issued2017-01-03
dc.description.abstractWe investigate for the first time the influence of the back gate bias (VB) in the main digital and analog parameters on Silicon-On-Insulator (SOI) omega-gate nanowire devices down to 10 nm width (W). For wider channel, it was observed that for high negative VB the subthreshold swing (SS) and DIBL are decreased due to the better channel confinement while the intrinsic voltage gain is almost insensitive in all studied devices. For omega-gate nanowire of 10 nm width, no relevant influence was observed in both digital and analog parameters, once that for 11 nm height and rounded structure it is working effectively like a gate all around structure.en
dc.description.affiliationLSI PSI USP University of Sao Paulo
dc.description.affiliationUNESP - Univ. Estadual Paulista
dc.description.affiliationCEA LETI Minatec Campus University Grenoble Alpes
dc.description.affiliationUnespUNESP - Univ. Estadual Paulista
dc.identifierhttp://dx.doi.org/10.1109/S3S.2016.7804394
dc.identifier.citation2016 SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2016.
dc.identifier.doi10.1109/S3S.2016.7804394
dc.identifier.lattes0496909595465696
dc.identifier.orcid0000-0002-0886-7798
dc.identifier.scopus2-s2.0-85011281944
dc.identifier.urihttp://hdl.handle.net/11449/169421
dc.language.isoeng
dc.relation.ispartof2016 SOI-3D-Subthreshold Microelectronics Technology Unified Conference, S3S 2016
dc.rights.accessRightsAcesso restrito
dc.sourceScopus
dc.subjectBack gate
dc.subjectNanowire
dc.subjectOmega-Gate
dc.subjectSOI
dc.titleBack gate bias influence on SOI Ω-gate nanowire down to 10 nm widthen
dc.typeTrabalho apresentado em evento
dspace.entity.typePublication
unesp.author.lattes0496909595465696[2]
unesp.author.orcid0000-0002-0886-7798[2]

Arquivos

Coleções