Publicação:
The role of intrinsic trap states in the semiconductor/insulating interface on the electrical performance of spray-coated thin-film transistors

dc.contributor.authorBraga, João P. [UNESP]
dc.contributor.authorAmorim, Cleber A. [UNESP]
dc.contributor.authorLima, Guilherme R. de [UNESP]
dc.contributor.authorGozzi, Giovani [UNESP]
dc.contributor.authorFugikawa-Santos, Lucas [UNESP]
dc.contributor.institutionUniversidade Estadual Paulista (UNESP)
dc.date.accessioned2023-03-01T20:24:21Z
dc.date.available2023-03-01T20:24:21Z
dc.date.issued2022-11-15
dc.description.abstractThe effect of intrinsic defects at the semiconductor/insulating interface of spray-coated zinc oxide (ZnO) thin-film transistors (TFTs) has been studied by analysing the electrical behaviour of devices fabricated using different thicknesses of the silicon dioxide (SiO2) dielectric layer, in the 100 – 300 K temperature range. We have observed that, when normalized by the dielectric layer thickness, TFTs produced with thicker dielectrics presented improved performance (higher relative linear mobility), because of lower influence from intrinsic trap states at the semiconductor/insulating interface. A comparison of the activation energy for the density of interface defects and for the trapped surface charge evaluated from the threshold voltage variation and from the subthreshold swing was used to explain the temperature behaviour of the carrier mobility for different dielectric layer thicknesses. The results show that absolute device parameters such as saturation mobility and “on” current can obscure the deleterious effect of interface states on the electrical transport in TFTs, demonstrating the importance of analysing the electrical measurement results in the linear operation regime, where the charge carrier density in the transistor channel is more uniform and electric field effects can be parametrized.en
dc.description.affiliationSão Paulo State University – UNESP Institute of Biosciences Letters and Exact Sciences, SP
dc.description.affiliationSão Paulo State University – UNESP Faculty of Science and Engineering, SP
dc.description.affiliationSão Paulo State University – UNESP Institute of Geosciences and Exact Sciences, Av. 24A
dc.description.affiliationUnespSão Paulo State University – UNESP Institute of Biosciences Letters and Exact Sciences, SP
dc.description.affiliationUnespSão Paulo State University – UNESP Faculty of Science and Engineering, SP
dc.description.affiliationUnespSão Paulo State University – UNESP Institute of Geosciences and Exact Sciences, Av. 24A
dc.description.sponsorshipCoordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES)
dc.description.sponsorshipFundação de Amparo à Pesquisa do Estado de São Paulo (FAPESP)
dc.description.sponsorshipIdCAPES: 001
dc.description.sponsorshipIdFAPESP: 2014/50869-6
dc.description.sponsorshipIdFAPESP: 2019/08019-9
dc.identifierhttp://dx.doi.org/10.1016/j.mssp.2022.106984
dc.identifier.citationMaterials Science in Semiconductor Processing, v. 151.
dc.identifier.doi10.1016/j.mssp.2022.106984
dc.identifier.issn1369-8001
dc.identifier.scopus2-s2.0-85135387757
dc.identifier.urihttp://hdl.handle.net/11449/240594
dc.language.isoeng
dc.relation.ispartofMaterials Science in Semiconductor Processing
dc.sourceScopus
dc.titleThe role of intrinsic trap states in the semiconductor/insulating interface on the electrical performance of spray-coated thin-film transistorsen
dc.typeArtigo
dspace.entity.typePublication
unesp.author.orcid0000-0001-7028-3243[1]
unesp.author.orcid0000-0003-4123-2740[2]
unesp.author.orcid0000-0001-9339-4616[3]
unesp.author.orcid0000-0001-8873-2086[4]
unesp.author.orcid0000-0001-7376-2717[5]

Arquivos

Coleções