Publicação: Impact of the low temperature operation on long channel strained Ge pFinFETs fabricated with STI first and last processes
dc.contributor.author | Oliveira, Alberto Vinicius de | |
dc.contributor.author | Simoen, Eddy | |
dc.contributor.author | Agopian, Paula Ghedini Der [UNESP] | |
dc.contributor.author | Martino, Joao Antonio | |
dc.contributor.author | Mitard, Jerome | |
dc.contributor.author | Witters, Liesbeth | |
dc.contributor.author | Collaert, Nadine | |
dc.contributor.author | Thean, Aaron | |
dc.contributor.author | Claeys, Cor | |
dc.contributor.author | IEEE | |
dc.contributor.institution | Universidade de São Paulo (USP) | |
dc.contributor.institution | IMEC | |
dc.contributor.institution | Universidade Estadual Paulista (Unesp) | |
dc.contributor.institution | Katholieke Univ Leuven | |
dc.date.accessioned | 2018-11-26T15:37:59Z | |
dc.date.available | 2018-11-26T15:37:59Z | |
dc.date.issued | 2016-01-01 | |
dc.description.abstract | One of future device candidates for the Si platform integration, the Ge pFinFET, is evaluated for two different shallow-trench-isolation (STI) processes at low temperature operation. The effective mobility around 700 cm(2)/Vs at 77 K is reported for both STI processes, as a result of the compressive strain in the channel. Regarding the OFF-state region, it is found that the substrate current plays an important role at room temperature and for long channels. It decreases up to three orders of magnitude from room temperature down to 200 K, as long as the p-n junction reverse current from the drain to bulk dominates the substrate current. | en |
dc.description.affiliation | Univ Sao Paulo, LSI PSI USP, Sao Paulo, Brazil | |
dc.description.affiliation | IMEC, Leuven, Belgium | |
dc.description.affiliation | Univ Estadual Paulista, Campus Sao Joao da Boa Vista, Sao Paulo, Brazil | |
dc.description.affiliation | Katholieke Univ Leuven, EE Dept, Leuven, Belgium | |
dc.description.affiliationUnesp | Univ Estadual Paulista, Campus Sao Joao da Boa Vista, Sao Paulo, Brazil | |
dc.description.sponsorship | Coordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES) | |
dc.description.sponsorship | Conselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq) | |
dc.description.sponsorship | Fundação de Amparo à Pesquisa do Estado de São Paulo (FAPESP) | |
dc.description.sponsorship | FWO | |
dc.description.sponsorship | Logic IIAP program | |
dc.format.extent | 3 | |
dc.identifier.citation | 2016 Ieee Soi-3d-subthreshold Microelectronics Technology Unified Conference (s3s). New York: Ieee, 3 p., 2016. | |
dc.identifier.lattes | 0496909595465696 | |
dc.identifier.orcid | 0000-0002-0886-7798 | |
dc.identifier.uri | http://hdl.handle.net/11449/159327 | |
dc.identifier.wos | WOS:000392693000014 | |
dc.language.iso | eng | |
dc.publisher | Ieee | |
dc.relation.ispartof | 2016 Ieee Soi-3d-subthreshold Microelectronics Technology Unified Conference (s3s) | |
dc.rights.accessRights | Acesso aberto | |
dc.source | Web of Science | |
dc.subject | Ge pFinFET | |
dc.subject | long strained device | |
dc.subject | low temperature operation | |
dc.subject | STI first | |
dc.subject | STI last | |
dc.title | Impact of the low temperature operation on long channel strained Ge pFinFETs fabricated with STI first and last processes | en |
dc.type | Trabalho apresentado em evento | |
dcterms.license | http://www.ieee.org/publications_standards/publications/rights/rights_policies.html | |
dcterms.rightsHolder | Ieee | |
dspace.entity.type | Publication | |
unesp.author.lattes | 0496909595465696[3] | |
unesp.author.orcid | 0000-0002-0886-7798[3] |