Publicação:
Impact of the low temperature operation on long channel strained Ge pFinFETs fabricated with STI first and last processes

dc.contributor.authorOliveira, Alberto Vinicius de
dc.contributor.authorSimoen, Eddy
dc.contributor.authorAgopian, Paula Ghedini Der [UNESP]
dc.contributor.authorMartino, Joao Antonio
dc.contributor.authorMitard, Jerome
dc.contributor.authorWitters, Liesbeth
dc.contributor.authorCollaert, Nadine
dc.contributor.authorThean, Aaron
dc.contributor.authorClaeys, Cor
dc.contributor.authorIEEE
dc.contributor.institutionUniversidade de São Paulo (USP)
dc.contributor.institutionIMEC
dc.contributor.institutionUniversidade Estadual Paulista (Unesp)
dc.contributor.institutionKatholieke Univ Leuven
dc.date.accessioned2018-11-26T15:37:59Z
dc.date.available2018-11-26T15:37:59Z
dc.date.issued2016-01-01
dc.description.abstractOne of future device candidates for the Si platform integration, the Ge pFinFET, is evaluated for two different shallow-trench-isolation (STI) processes at low temperature operation. The effective mobility around 700 cm(2)/Vs at 77 K is reported for both STI processes, as a result of the compressive strain in the channel. Regarding the OFF-state region, it is found that the substrate current plays an important role at room temperature and for long channels. It decreases up to three orders of magnitude from room temperature down to 200 K, as long as the p-n junction reverse current from the drain to bulk dominates the substrate current.en
dc.description.affiliationUniv Sao Paulo, LSI PSI USP, Sao Paulo, Brazil
dc.description.affiliationIMEC, Leuven, Belgium
dc.description.affiliationUniv Estadual Paulista, Campus Sao Joao da Boa Vista, Sao Paulo, Brazil
dc.description.affiliationKatholieke Univ Leuven, EE Dept, Leuven, Belgium
dc.description.affiliationUnespUniv Estadual Paulista, Campus Sao Joao da Boa Vista, Sao Paulo, Brazil
dc.description.sponsorshipCoordenação de Aperfeiçoamento de Pessoal de Nível Superior (CAPES)
dc.description.sponsorshipConselho Nacional de Desenvolvimento Científico e Tecnológico (CNPq)
dc.description.sponsorshipFundação de Amparo à Pesquisa do Estado de São Paulo (FAPESP)
dc.description.sponsorshipFWO
dc.description.sponsorshipLogic IIAP program
dc.format.extent3
dc.identifier.citation2016 Ieee Soi-3d-subthreshold Microelectronics Technology Unified Conference (s3s). New York: Ieee, 3 p., 2016.
dc.identifier.lattes0496909595465696
dc.identifier.orcid0000-0002-0886-7798
dc.identifier.urihttp://hdl.handle.net/11449/159327
dc.identifier.wosWOS:000392693000014
dc.language.isoeng
dc.publisherIeee
dc.relation.ispartof2016 Ieee Soi-3d-subthreshold Microelectronics Technology Unified Conference (s3s)
dc.rights.accessRightsAcesso aberto
dc.sourceWeb of Science
dc.subjectGe pFinFET
dc.subjectlong strained device
dc.subjectlow temperature operation
dc.subjectSTI first
dc.subjectSTI last
dc.titleImpact of the low temperature operation on long channel strained Ge pFinFETs fabricated with STI first and last processesen
dc.typeTrabalho apresentado em evento
dcterms.licensehttp://www.ieee.org/publications_standards/publications/rights/rights_policies.html
dcterms.rightsHolderIeee
dspace.entity.typePublication
unesp.author.lattes0496909595465696[3]
unesp.author.orcid0000-0002-0886-7798[3]

Arquivos

Coleções